

# CA-IF1051H +5V, 5Mbps, ±70V Fault Protected CAN Transceiver with CAN FD

#### 1. Features

- Meets the ISO 11898-2:2016 and ISO 11898-5:2007 physical layer standards
- 'Turbo' CAN:
  - Support classic CAN and 5 Mbps CAN FD (flexible data rate)
  - Short and symmetrical propagation delay times and fast loop times for enhanced timing margin
  - Higher data rates in loaded CAN networks

#### Ideal passive behavior when unpowered

- Bus and logic terminals are high impedance (no load)
- Power up/down with glitch free operation on bus and RXD output

#### • Integrated protection increases robustness

- ±70V fault-tolerant CANH and CANL
- ±30V extended common-mode input range (CMR)
- Undervoltage protection on V<sub>CC</sub> supply terminal
- Transmitter dominant timeout prevents lockup, data rates down to 4 kbps
- Thermal shutdown
- Junction temperatures from -55°C to 150°C
- Typical loop delay: 130ns
- Available in SOIC(8) package

#### 2. Applications

- Industrial automation
- Building automation
- HVAC systems
- Distribution automation
- Vending machines
- Security systems

#### 3. General Description

CA-IF1051H is +5V control area network (CAN) transceivers with integrated protection for industrial applications. This device is designed for using in CAN FD networks up to 5 Mbps and features extended ±70V fault protection on the CAN bus for equipment where overvoltage protection is required. This CAN device also incorporates an input common-mode range (CMR) of ±30V, exceeding the ISO 11898 specification of -2V to +7V, and well suited for applications where ground planes from different systems are shifting relative to each other.

The transceivers include a dominant timeout to prevent bus lockup caused by controller error or by a fault on the TXD input. When TXD remains in the dominant state (low) for longer than  $t_{\text{DOM}}$ , the driver is switched to the recessive state, releasing the bus. In addition, this device comes with silent mode which is also commonly referred to as listen-only mode.

The CA-IF1051H is in a standard 8-pin SOIC package It operates over the -40°C to +125°C temperature range.

#### **Device Information**

| Part number | Package  | Package size<br>(NOM) |
|-------------|----------|-----------------------|
| CA-IF1051HS | SOIC8(S) | 4.9mm x 3.9mm         |





**Simplified Block Diagram** 

## 4. Ordering Information

**Table 4-1 Ordering Information** 

| Part Number | Package | Size (NOM)   |
|-------------|---------|--------------|
| CA-IF1051HS | SOIC8   | 4.9mm*3.91mm |



## **Contents**

| 1.  | Fea    | tures                            | 1  |
|-----|--------|----------------------------------|----|
| 2.  | App    | olications                       | 1  |
| 3.  | Ger    | neral Description                | 1  |
| Sim | plifie | ed Block Diagram                 | 2  |
| 4.  | Ord    | lering Information               | 2  |
| Tab | le 4-  | 1 Ordering Information           | 2  |
| 5.  | Pin    | Configuration and Functions      | 4  |
| 6.  | Spe    | cifications                      | 5  |
|     | 6.1.   | Absolute Maximum Ratings         | 5  |
|     | 6.2.   | ESD Ratings                      | 5  |
|     | 6.3.   | Recommended Operating Conditions | 5  |
|     | 6.4.   | Thermal Information              | 5  |
|     | 6.5.   | Electrical Characteristics       | 6  |
|     | 6.6.   | Switching Characteristics        | 7  |
|     | Table  | e 6-6 Switching Characteristics  | 7  |
| 6.7 |        | Typical Characteristics          | 8  |
| 7   | Par    | ameter Measurement Information   | 11 |

| 8. | Detai  | led Description                             | 15  |
|----|--------|---------------------------------------------|-----|
|    | 8.1.   | Transmitter                                 | 15  |
|    | 8.2.   | Transmitter-Dominant Timeout                | 15  |
|    | 8.3.   | Receiver                                    | 15  |
|    | Figure | 8-1 Transmitter-Dominant Timeout Protection | .16 |
|    | 8.4.   | Undervoltage Lockout                        | 17  |
|    | 8.5.   | Thermal Shutdown                            | 17  |
|    | 8.6.   | Unpowered Device                            | 17  |
|    | 8.7.   | Floating Terminals                          | 17  |
|    | 8.8.   | Operating Mode                              | 17  |
|    | 8.8.1  | Normal Mode                                 | 17  |
|    | 8.8.2  | Silent Mode                                 | 17  |
| 9  | Appli  | cation Information                          | 18  |
| 10 | F      | Package Information                         | 19  |
|    | 10.1   | SOIC8 Package Outline                       | 19  |
| 11 | 7      | Tape and Reel Information                   | 20  |
| 12 |        | mportant Statement                          |     |
|    |        |                                             |     |

## 5. Pin Configuration and Functions



Figure 5-1 CA-IF1051H Pin Configuration

Table 5-1 CA-IF1051H Pin Configuration and Description

| Pin Name | Pin# | Туре           | Description                                                                                  |
|----------|------|----------------|----------------------------------------------------------------------------------------------|
| TXD      | 1    | Digital Input  | Transmit Data Input, LOW for dominant and HIGH for recessive bus states. TXD is a CMOS/TTL   |
|          | ,    |                | compatible input from a CAN controller with an internal pull-up to V <sub>CC</sub> .         |
| GND      | 2    | GND            | Ground.                                                                                      |
| VCC      | 3    | Power          | +5V Supply Voltage. Bypass V <sub>CC</sub> to GND with an at least 0.1μF capacitor.          |
| RXD      | 4    | Digital Output | Receive Data Output, LOW for dominant and HIGH for recessive bus states. RXD is a CMOS/TTL   |
| KAD      | 4    | Digital Output | compatible output from the physical bus lines CANH and CANL.                                 |
| NC       | 5    | NC             | No connect.                                                                                  |
| CANL     | 6    | Bus I/O        | CAN bus line low.                                                                            |
| CANH     | 7    | Bus I/O        | CAN bus line high.                                                                           |
| c        | 8    | Digital Input  | Silent Mode Input. Drive S low or leave it open to enable TXD and to operate in normal mode. |
| 3        | ٥    | Digital IIIput | Drive S high to disable the transmitter.                                                     |



#### 6. Specifications

#### 6.1. Absolute Maximum Ratings

**Table 6-1 Absolute Maximum Ratings** 

|                            | PARAMETER                                      | MIN  | MAX | UNIT |
|----------------------------|------------------------------------------------|------|-----|------|
| V <sub>CC</sub>            | 5-V Bus Supply Voltage Range                   | -0.3 | 7   | V    |
| V <sub>BUS</sub>           | CAN Bus I/O voltage range (CANH,CANL)          | -70  | 70  | V    |
| V <sub>(DIFF)</sub>        | Max differential voltage between CANH and CANL | -70  | 70  | V    |
| V <sub>(Logic_Input)</sub> | Logic input terminal voltage range (TXD, S)    | -0.3 | +7  | V    |
| $V_{(Logic\_Output)}$      | Logic output terminal voltage range (RXD)      | -0.3 | +7  | V    |
| I <sub>O(RXD)</sub>        | RXD (receiver) terminal output current         | -8   | 8   | mA   |
| T <sub>J</sub>             | Virtual junction temperature range             | -55  | 150 | °C   |
| T <sub>STG</sub>           | Storage temperature range                      | -65  | 150 | °C   |

#### Note:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 6.2. ESD Ratings

**Table 6-2 ESD Ratings** 

| Parameters                                      | TEST                                  | CONDITIONS                                  | VALUE | UNIT |
|-------------------------------------------------|---------------------------------------|---------------------------------------------|-------|------|
| CA-IF1051HS                                     | ·                                     |                                             |       |      |
| HBM ESD                                         | CAN bus terminals (CANH, CANL) to     | o GND                                       | ±6000 | V    |
| HBIVI E3D                                       | Other pins                            |                                             | ±4000 | _ v  |
| CDM ESD                                         | All pins                              |                                             | ±1500 | V    |
| System Level ESD                                | CAN bus terminals (CANH, CANL)        | IEC 61000-4-2: unpowered contact            | ±4000 | V    |
| System Level LSD                                | to GND                                | discharge.                                  | 14000 | v    |
|                                                 |                                       | ISO Pulse 1                                 | -100  | ٧    |
| ISO7637 transient per GIFT-ICT                  | CAN bus terminals (CANH, CANL)        | ISO Pulse 2                                 | +75   | ٧    |
| CAN EMC test                                    | to GND                                | ISO Pulse 3a                                | -150  | V    |
|                                                 |                                       | ISO Pulse 3b                                | +100  | V    |
| ISO7637-3 transient                             | CAN bus terminals (CANH, CANL)        | Slow transient with 100nF coupling —        | ±85   | V    |
| 1307637-3 transferit                            | to GND                                | powered                                     | ±03   | v    |
| Note:                                           |                                       |                                             | _     | •    |
| <ol> <li>JEDEC document JEP155 state</li> </ol> | es that 500-V HBM allows safe manufac | turing with a standard ESD control process. |       |      |

## 6.3. Recommended Operating Conditions

## **Table 6-3 Recommended Operating Conditions**

|                      | PARAMETER                              | MIN | MAX | UNIT |
|----------------------|----------------------------------------|-----|-----|------|
| V <sub>CC</sub>      | 5-V Bus Supply Voltage Range           | 4.5 | 5.5 | V    |
| I <sub>OH(RXD)</sub> | RXD terminal high level output current | -2  |     | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low level output current  |     | 2   | mA   |

#### 6.4. Thermal Information

**Table 6-4 Thermal Information** 

|                 | Thermal Metric      | SOIC8-NB | UNIT |
|-----------------|---------------------|----------|------|
| $R_{\theta JA}$ | Junction to Ambient | 125      | °C/W |



## 6.5. Electrical Characteristics

Over recommended operating conditions,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted).

#### **Table 6-5 Electrical Characteristics**

|                         | PARAMETER                          | TEST CONDITIONS                                                                                                        | MIN   | TYP  | MAX                 | UNIT |
|-------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|------|---------------------|------|
| POWER                   |                                    |                                                                                                                        |       |      |                     |      |
|                         |                                    | TXD=0V, $R_L$ = 60 $\Omega$ (dominant), see Figure 7-1                                                                 |       | 45   | 80                  | mA   |
|                         |                                    | TXD=0V, RL = $50 \Omega$ (dominant), see Figure 7-1                                                                    |       | 50   | 90                  | mA   |
| I <sub>cc</sub>         | 5V Supply Current                  | TXD=0V, CANH = -12V (dominant), see Figure 7-1                                                                         |       |      | 180                 | mA   |
|                         |                                    | TXD= $V_{CC}$ , RL = $50\Omega$ (recessive), see Figure 7-1                                                            |       | 0.7  | 2.0                 | mA   |
|                         |                                    | S=V <sub>CC</sub> (silent mode), seeFigure 7-1                                                                         |       | 0.6  | 2.0                 | mA   |
| V <sub>uv_vcc</sub>     | UVLO Threshold                     | Rising                                                                                                                 |       | 4.2  | 4.4                 | V    |
| V <sub>uv_vcc</sub>     | UVLO Threshold                     | Falling                                                                                                                | 3.8   | 4.0  | 4.25                | V    |
| V <sub>uv_vcc_hys</sub> | UVLO Threshold                     | Hysteresis                                                                                                             |       | 0.2  |                     | V    |
|                         | RFACE (Mode select input, S)       |                                                                                                                        | •     |      |                     |      |
| V <sub>IH</sub>         | High-level input voltage           |                                                                                                                        | 0.7*V |      |                     | V    |
|                         |                                    |                                                                                                                        | СС    |      |                     |      |
| V <sub>IL</sub>         | Low-level input voltage            |                                                                                                                        |       |      | 0.3*V <sub>CC</sub> | V    |
| I <sub>IH</sub>         | High-level input leakage current   | $S = V_{CC}$                                                                                                           |       |      | 30                  | μΑ   |
| I <sub>IL</sub>         | Low-level input leakage current    | $S = 0V, V_{CC} = 5.5V$                                                                                                | -2    |      | 2                   | μΑ   |
| I <sub>lek(off)</sub>   | Unpowered leakage current          | S = 5.5V, VCC = 0V                                                                                                     | -1    |      | 1                   | μΑ   |
|                         | RFACE (CAN transmit data input, T) | (D)                                                                                                                    |       |      |                     |      |
| V <sub>IH</sub>         | High-level input voltage           |                                                                                                                        | 0.7*V |      |                     | V    |
|                         |                                    |                                                                                                                        | СС    |      |                     | V    |
| V <sub>IL</sub>         | Low-level input voltage            |                                                                                                                        |       |      | 0.3*V <sub>CC</sub> | V    |
| I <sub>IH</sub>         | High-level input leakage current   | $S = V_{CC}$                                                                                                           | -2.5  | 0    | 1                   | μΑ   |
| I <sub>IL</sub>         | Low-level input leakage current    | S = 0V, VCC = 5.5V                                                                                                     | -100  | -47  | -7                  | μΑ   |
| I <sub>lek(off)</sub>   | Unpowered leakage current          | S = 5.5V, VCC = 0V                                                                                                     | -1    | 0    | 1                   | μΑ   |
| Ci                      | Input capacitance                  | $V_{IN} = 0.4 * \sin(4E6*\pi*t) + 2.5V$                                                                                |       | 5    |                     | pF   |
| LOGIC INTE              | RFACE (CAN receive data output, R) |                                                                                                                        | •     |      |                     |      |
| V <sub>OH</sub>         | High-level output voltage          | Io = -2mA, seeFigure 7-2                                                                                               | 0.8*V |      |                     | .,   |
|                         |                                    |                                                                                                                        | СС    |      |                     | V    |
| V <sub>OL</sub>         | Low-level output voltage           | Io = +2mA, see Figure 7-2                                                                                              |       |      | 0.2*V <sub>CC</sub> | V    |
| I <sub>lek(off)</sub>   | Unpowered leakage current          | S = 5.5V, VCC = 0V                                                                                                     | -1    | 0    | 1                   | μΑ   |
| CAN BUS D               | RIVER                              |                                                                                                                        |       |      |                     |      |
| M                       | Due sutrout valtage (description)  | TXD = low, S = 0V, R <sub>L</sub> =50 -65 $\Omega$ , CANH, see Figure 7-1                                              | 2.75  |      | 4.5                 | V    |
| V <sub>O(DOM)</sub>     | Bus output voltage (dominant)      | TXD = low, S = 0V, R <sub>L</sub> = 50 -65 $\Omega$ , CANL, see Figure 7-1                                             | 0.5   |      | 2.25                | V    |
|                         |                                    | TXD = low, RL = 60 $\Omega$ , Rcm =156 $\Omega$ , -5V= <vcm< td=""><td>1 5</td><td></td><td>2.0</td><td>1/</td></vcm<> | 1 5   |      | 2.0                 | 1/   |
|                         | Bus output differential valtees    | <=+10V, see Figure 7-1                                                                                                 | 1.5   |      | 3.0                 | V    |
| V <sub>OD(DOM)</sub>    | Bus output differential voltage    | TXD = low, RL=45-50 $\Omega$ , RcM open, see Figure 7-1                                                                | 1.4   |      | 3.0                 | V    |
|                         | (dominant)                         | TXD = low, R <sub>L</sub> =50-65 Ω, R <sub>CM</sub> open, see Figure 7-1                                               | 1.5   |      | 3.0                 | V    |
|                         |                                    | TXD = low, RL=2240 $\Omega$ , RcM open, see Figure 7-1                                                                 | 1.5   |      | 5.0                 | V    |
| V                       | Bus output voltage (recessive)     | TXD = high, no load, CANH, see Figure 7-1                                                                              | 2     |      | 3                   | V    |
| V <sub>O(REC)</sub>     | Bus output voltage (recessive)     | TXD = high, no load, CANL, see Figure 7-1                                                                              | 2     |      | 3                   | V    |
| V                       | Bus output differential voltage    | TXD = high, S=0V, RL=60 $\Omega$ , see Figure 7-1                                                                      | -120  |      | 12                  | mV   |
| $V_{OD(REC)}$           | (recessive)                        | TXD = high, S=0V, no load, see Figure 7-1                                                                              | -50   |      | +50                 | mV   |
|                         |                                    | TXD = low, CANL open,V <sub>CANH</sub> = -15Vto 40V, see Figure                                                        | 100   |      |                     |      |
| 1                       | Chart circuit current (deminest)   | 7-7                                                                                                                    | -100  |      |                     | pm ^ |
| I <sub>OS(SS_DOM)</sub> | Short-circuit current (dominant)   | TXD = low, CANH open, V <sub>CANL</sub> = -15V to 40V, see                                                             |       |      | 100                 | mA   |
|                         |                                    | Figure 7-7                                                                                                             |       |      | 100                 |      |
| I <sub>OS(SS_rec)</sub> | Short-circuit current (recessive)  | TXD = high, V <sub>BUS</sub> = -27V to 32V, see Figure 7-7                                                             | -5    |      | 5                   | mA   |
|                         | Transient symmetry (dominant       | RL = 60 $\Omega$ , Rcм open , TXD = 250kHz, 1MHz, see                                                                  |       | 0.0  |                     | 1//1 |
| $V_{SYM}$               | or recessive)                      | Figure 7-1                                                                                                             |       | 0.9  |                     | V/V  |
| V.                      | DC Output symmetry (dominant       | By =60 O Boy onen con Figure 7.1                                                                                       |       | 0.3  |                     | 1/   |
| $V_{SYM\_DC}$           | or recessive)                      | RL=60 $\Omega$ , RcM open, see Figure 7-1                                                                              |       | -0.2 |                     | V    |



## **Electrical Characteristics (continued)**

Over recommended operating conditions,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted).

|                         | PARAMETER                                        | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| CAN RECE                | IVER                                             |                                                                 |     |     |     |      |
| V <sub>CM</sub>         | Common-mode input range                          | CANH or CANL to GND, RXD output valid, see Figure 7-2           | -30 |     | +30 | V    |
| V <sub>DIFF_R</sub>     | Input differential threshold voltage (recessive) | TXD = high, V <sub>CM</sub> = -20V to 20V, see Figure 7-2       | 0.5 |     |     | V    |
| $V_{DIFF}$              | Input differential threshold voltage (dominant)  | TXD = high, V <sub>CM</sub> = -20V to 20V, see Figure 7-2       |     |     | 0.9 | V    |
| V <sub>DIFF_R</sub>     | Input differential threshold voltage (recessive) | TXD = high, V <sub>CM</sub> = -30V to 30V, see Figure 7-2       | 0.4 |     |     | V    |
| V <sub>DIFF_D</sub>     | Input differential threshold voltage (dominant)  | TXD = high, V <sub>CM</sub> = -30V to 30V, see Figure 7-2       |     |     | 1   | V    |
| V <sub>DIFF_(HYS)</sub> | Input differential hysteresis                    | $S = 0$ or $V_{CC}$ or $V_{IO}$                                 |     | 120 |     | mV   |
| R <sub>IN</sub>         | CANH/CANL input resistance                       | TXD = high, $V_{CM}$ = -30V to 30V                              | 15  |     | 40  | kΩ   |
| R <sub>DIFF</sub>       | Differential input resistance                    | TXD = high, $V_{CM}$ = -30V to 30V                              | 30  |     | 80  | kΩ   |
| R <sub>DIFF (M)</sub>   | Input resistance matching                        | V <sub>CANH</sub> = V <sub>CANL</sub> =5V                       | -2  |     | 2   | %    |
| I <sub>LKG</sub>        | Input Leakage Current                            | V <sub>CC</sub> = 0V, V <sub>CANH</sub> = V <sub>CANL</sub> =5V |     | 4.8 |     | μΑ   |
| C <sub>IN</sub>         | Input capacitance                                | CANH or CANL to GND                                             |     | 24  |     | pF   |
| C <sub>IN_DIFF</sub>    | Differential input capacitance                   | CANH to CANL                                                    |     | 12  |     | pF   |

## 6.6. Switching Characteristics

Over recommended operating conditions,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted).

## **Table 6-6 Switching Characteristics**

|                     | PARAMETER                                                                            | TEST CONDITIONS                           | MIN | TYP  | MAX | UNIT |
|---------------------|--------------------------------------------------------------------------------------|-------------------------------------------|-----|------|-----|------|
| DRIVER              |                                                                                      |                                           |     |      |     |      |
| t <sub>R</sub>      | Driver rise time                                                                     | RL=60 $\Omega$ , CL=100pF, see Figure 7-1 |     | 55   |     | ns   |
| t <sub>F</sub>      | Driver fall time                                                                     | RL=60 Ω, CL=100pF, see Figure 7-1         |     | 60   |     | ns   |
| t <sub>ONTXD</sub>  | TXD propagation delay (recessive to dominant)                                        | Rι=60 Ω, Cι=100pF, see Figure 7-1         |     | 55   |     | ns   |
| t <sub>OFFTXD</sub> | TXD propagation delay (dominant to recessive)                                        | Rι=60 Ω, Cι=100pF, see Figure 7-1         |     | 40   |     | ns   |
| Tsk(p)              | Pulse skew                                                                           | RL=60 Ω, CL=100pF, see Figure 7-1         |     | 20   |     | ns   |
| t <sub>DOM</sub>    | TXD-dominant Timeout                                                                 | RL=60 Ω, CL open, see Figure 7-5          | 2   | 5    | 8   | ms   |
| RECEIVER            | 1                                                                                    | ,                                         |     |      |     |      |
| t <sub>ONRXD</sub>  | RXD propagation delay (recessive to dominant)                                        | CL=15pF, see Figure 7-2                   |     | 95   |     | ns   |
| t <sub>OFFRXD</sub> | RXD Propagation delay (dominant to recessive)                                        | CL=15pF, see Figure 7-2                   |     | 65   | •   | ns   |
| t <sub>R</sub>      | RXD Output signal rise time                                                          | CL=15pF, see Figure 7-2                   |     | 40   |     | ns   |
| t <sub>F</sub>      | RXD Output signal fall time                                                          | CL=15pF, see Figure 7-2                   |     | 30   |     | ns   |
| DEVICE              |                                                                                      |                                           |     |      |     | •    |
| t <sub>loop1</sub>  | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | Rι=60 Ω,Cι=100pF, see Figure 7-3          |     | 120  | 160 | ns   |
| t <sub>loop2</sub>  | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | Rι=60 Ω,Cι=100pF, see Figure 7-3          |     | 130  | 175 | ns   |
| t <sub>MODE</sub>   | Mode change time, from normal to silent or from silent to normal                     | see Figure 7-4                            |     | 0.13 | 10  | μs   |
| FD TIMIN            | G                                                                                    | 1                                         | 1   |      |     | _1   |

## preliminary datasheet



Shanghai Chipanalog Microelectronics Co., Ltd.

| t <sub>bit(bus)</sub> | Bit time on CAN bus output pins with | RL = 60 Ω, CL=100pF, CLrx=15pF, see         | 435 | 550 |     |  |
|-----------------------|--------------------------------------|---------------------------------------------|-----|-----|-----|--|
|                       | t <sub>BIT(TXD)</sub> = 500 ns       | Figure 7-6                                  | 435 | 550 | ns  |  |
| t <sub>bit(bus)</sub> | Bit time on CAN bus output pins with | RL = 60 $\Omega$ , CL=100pF, CLrx=15pF, see | 155 | 240 | ns  |  |
|                       | $t_{BIT(TXD)} = 200 \text{ ns}$      | Figure 7-6                                  | 133 | 240 | 115 |  |
| t <sub>bit(rxd)</sub> | Bit time on RXD output pins with     | RL = 60 $\Omega$ , CL=100pF, CLrx=15pF, see | 400 | 550 | ns  |  |
|                       | $t_{BIT(TXD)} = 500 \text{ ns}$      | Figure 7-6                                  | 400 | 550 | 115 |  |
| t <sub>bit(rxd)</sub> | Bit time on RXD output pins with     | RL = 60 $\Omega$ , CL=100pF, CLrx=15pF, see | 120 | 220 | ns  |  |
|                       | $t_{BIT(TXD)} = 200 \text{ ns}$      | Figure 7-6                                  | 120 | 220 | 115 |  |
| t <sub>rec</sub>      | Receiver timing symmetry with        | RL = 60 $\Omega$ , CL=100pF, CLrx=15pF, see | -70 | 40  | nc  |  |
|                       | $t_{BIT(TXD)} = 500ns$               | Figure 7-6                                  | -70 | 40  | ns  |  |
| t <sub>rec</sub>      | Receiver timing symmetry with        | RL = 60 $\Omega$ , CL=100pF, CLrx=15pF, see | 75  | 4.5 |     |  |
|                       | t <sub>BIT(TXD)</sub> = 200ns        | Figure 7-6                                  | -75 | 15  | ns  |  |

## 6.7 Typical Characteristics





## Shanghai Chipanalog Microelectronics Co., Ltd.



## CHIPANALOG

## Typical Characteristics (continued)





## 7. Parameter Measurement Information





Figure 7-1 Transmitter Test Circuit and Timing Diagram





Figure 7-2 Receiver Test Circuit and Measurement





Figure 7-3 TXD to RXD Loop Delay



Figure 7-4 Mode Change Test Circuit and Measurement





Figure 7-5 Transmitting Dominant Timeout Timing Diagram



Figure 7-6 CAN FD Timing Parameter Measurement





Figure 7-7 Driver Short Circuit Current Test Circuit and Measurement



#### 8. Detailed Description

The CA-IF1051H is +5V, fault-protected CAN transceiver, meets the ISO11898-2 (2016) high speed CAN (Controller Area Network) physical layer standard. It is designed for harsh industrial applications with a number of integrated robust protection feature set that improve the reliability of end equipment. This device is fault protected up to ±70V, making it ideal for applications where overvoltage protection is required. A common-mode voltage range of ±30V enables communication in noisy environments where there are ground plane differences between different systems. Dominant timeout prevents the bus from being blocked by a hung-up microcontroller, and the outputs CANH and CANL are short-circuit current-limited and protected against excessive power dissipation by thermal shutdown circuitry that places the driver outputs in a high-impedance state.

This device can operate up to 5Mbps data rate and support CAN FD. However, the maximum data rate is limited by the bus loading, number of nodes, cable length etc. factors, for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets and signal integrity thus a practical maximum data rate, number of nodes often lower.

#### 8.1. Transmitter

The CAN bus has two states during powered operation of the device: dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD terminals.

The transmitter converts a single-ended input signal (TXD) from the local CAN controller to differential outputs for the bus lines CANH and CANL. The truth table for the transmitter is provided in *Table 8-1*.

| INF    | PUT     | TXD LOW TIME       | OUT                | BUS STATE          |           |  |
|--------|---------|--------------------|--------------------|--------------------|-----------|--|
| S      | TXD     | TAD LOW THVIE      | CANH               | CANL               | DOS STATE |  |
|        | Low     | < t <sub>DOM</sub> | High               | Low                | Dominant  |  |
| Low or | Low     | > t <sub>DOM</sub> | V <sub>CC</sub> /2 | V <sub>cc</sub> /2 | Recessive |  |
| Open   | High or | V                  | V <sub>cc</sub> /2 | V <sub>CC</sub> /2 | Recessive |  |
|        | Open    | ^                  |                    |                    |           |  |
| High   | X       | Х                  | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | Recessive |  |

Table 8-1 Transmitter Truth Table (When Not Connected to the Bus)

X = Don't care

The CA-IF1051H protects the transmitter output stage against a short-circuit to a positive or negative voltage by limiting the driver current. Thermal shutdown further protects the devices from excessive temperatures that may result from a short circuit. The transmitter returns to normal operation once the short is removed.

#### 8.2. Transmitter-Dominant Timeout

The CA-IF1051H features a transmitter-dominant timeout ( $t_{DOM}$ ) that prevents erroneous CAN controllers from clamping the bus to a dominant level by maintaining a continuous low TXD signal. When TXD remains in the dominant state (low) for greater than  $t_{DOM}$ , the transmitter is disabled, releasing the bus to a recessive state (see *Figure 8-1*). After a dominant timeout fault, the transmitter is re-enabled when receiving a rising edge at TXD. The transmitter-dominant timeout limits the minimum possible data rate to 4kbps.

#### 8.3. Receiver

The receiver reads the differential input from the bus line (CANH and CANL) and transfers this data as a single-ended output RXD to the CAN controller. The internal comparator senses the difference voltage  $V_{DIFF} = (V_{CANH} - V_{CANL})$ , with respect to



an internal threshold of 0.7V. If V<sub>DIFF</sub> > 0.9V, a logic-low is present on RXD; If V<sub>DIFF</sub> < 0.5V, a logic-high is present.

The CANH and CANL common-mode range is ±30V in normal mode. RXD is a logic-high when CANH and CANL are shorted or terminated and un-driven.

**Table 8-2 Receiver Truth Table** 

| DEVICE MODE      | V <sub>ID</sub> =V <sub>CANH</sub> -V <sub>CANL</sub> | BUS STATE     | RXD           |
|------------------|-------------------------------------------------------|---------------|---------------|
|                  | V <sub>ID</sub> ≥ 0.9V                                | Dominant      | Low           |
| Normal or Silent | $0.5V < V_{ID} < 0.9V$                                | Indeterminate | Indeterminate |
| Normal of Silent | $V_{\text{ID}} \leq 0.5V$                             | Recessive     | High          |
|                  | Open (V <sub>ID</sub> ≈ 0V)                           | Open          | High          |



Figure 8-1 Transmitter-Dominant Timeout Protection



#### 8.4. Undervoltage Lockout

The supply terminal VCC has undervoltage detection that places the device in protected mode during an undervoltage event on  $V_{\text{CC}}$ .

**Table 8-3 Undervoltage Lockout** 

| V <sub>CC</sub> DEVICE STATE    |  | BUS OUTPUT     | RXD            |  |  |
|---------------------------------|--|----------------|----------------|--|--|
| > V <sub>UV_VCC</sub> Normal    |  | Per TXD        | Mirrors Bus    |  |  |
| < V <sub>UV_VCC</sub> Protected |  | High Impedance | High Impedance |  |  |

#### 8.5. Thermal Shutdown

If the junction temperature of the device exceeds the thermal shutdown threshold, the device turns off the CAN driver circuits thus blocking the TXD-to-bus transmission path. The CAN bus terminals are biased to the recessive level during a thermal shutdown, and the receiver-to-RXD path remains operational. The shutdown condition is cleared when the junction temperature drops to normal operation temperature range of the device.

#### 8.6. Unpowered Device

The device is designed to be 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered to avoid loading down the bus.

#### 8.7. Floating Terminals

This device has internal pull-ups on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  to force a recessive input level if the terminal floats. The pin S is also pulled down to force the device into normal mode if the terminal floats.

#### 8.8. Operating Mode

The device has two operating modes: Normal mode and Silent mode. Operating mode selection is made via the S input.

#### 8.8.1 Normal Mode

Select the Normal mode of device operation by setting S terminal low or leave it open. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver translates a digital input on TXD to a differential output on CANH and CANL. The receiver translates the differential signal from CANH and CANL to a single-ended output on RXD.

#### 8.8.2 Silent Mode

Drive S high to place the device in silent mode. This disables the transmitter regardless of the voltage level at TXD. However, RXD is still active and monitors activity on the bus line.

**Table 8-4 Operating Mode** 

| S    | MODE   | DRIVER   | RECEIVER |  |  |
|------|--------|----------|----------|--|--|
| Low  | Normal | Enabled  | Enabled  |  |  |
| High | Silent | Disabled | Enabled  |  |  |



#### 9 Application Information

The CA-IF1051H CAN transceiver is typically used in applications with a host microprocessor or FPGA that includes the data link layer portion of the CAN protocol. Below is typical application circuit. The bus termination is shown for illustrative purposes. In multidrop CAN applications, it is important to maintain a single linear bus of uniform impedance that is properly terminated at each end. A star, ring, or tree configuration should never be used. Any deviation from the end-to-end wiring scheme creates a stub. High-speed data edges on a stub can create reflections back down to the bus. These reflections can cause data errors by eroding the noise margin of the system. Although stubs are unavoidable in a multidrop system, care should be taken to keep these stubs as short as possible, especially when operating with high data rates.



Figure 9-1 Typical Application Circuit



## 10 Package Information

#### 10.1 **SOIC8 Package Outline**



## **TOP VIEW**



## **RECOMMENDED LAND PATTERN**



## **FRONT VIEW**



**LEFT-SIDE VIEW** 

#### Note:

1. Controlling dimensions are in millimeters.

Figure 10-1 SOIC8 Package Outline



## 11 Tape and Reel Information

## **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| Α0 | Dimension designed to accommodate the component width     |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | KO<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CA-IF1051HS | SOIC            | S                  | 8    | 2500 | 330                      | 12.4                     | 6.5        | 5.4        | 2.1        | 8.0        | 12.0      | Q1               |



#### 12 Important Statement

The above information is for reference only and used for helping Chipanalog customers with design, research and development. Chipanalog reserves the rights to change the above information due to technological innovation without advance notice.

All Chipanalog products pass ex-factory test. As for specific practical applications, customers need to be responsible for evaluating and determining whether the products are applicable or not by themselves. Chipanalog's authorization for customers to use the resources are only limited to development of the related applications of the Chipanalog products. In addition to this, the resources cannot be copied or shown, and Chipanalog is not responsible for any claims, compensations, costs, losses, liabilities and the like arising from the use of the resources.

#### **Trademark information**

Chipanalog Inc.® and Chipanalog® are registered trademarks of Chipanalog.



http://www.chipanalog.com